# AN4651 Application note # STM32F3 series peripheral interconnect matrix #### Introduction STM32F3 series peripherals communicate autonomously without any intervention from the CPU, via a network known as peripheral interconnect matrix. STM32F3 series peripheral interconnect matrix offers multiple benefits: - autonomous communication between peripherals, - efficient synchronization between peripherals, - discarded software latency and minimized GPIOs configuration, - · optimal available pins even with small packages, - connector usage avoidance leading to optimized PCB design with less dissipated energy. The present document first describes the peripheral interconnect matrix, then provides an overview of the peripheral interconnections and how to configure them with respect to user applications. This application note has to be read in conjunction with STM32F3 series datasheets and reference manuals: - STM32F303xB/C/D/E, STM32F303x6/8, STM32F328x8, STM32F358xC, STM32F398xE advanced ARM<sup>®</sup>-based MCUs (RM0316) - STM32F302xB/C/D/E and STM32F302x6/8 advanced ARM<sup>®</sup>-based 32-bit MCUs (RM0365) - STM32F301x6/8 and STM32F318x8 advanced ARM®-based 32-bit MCUs (RM0366) - STM32F334xx advanced ARM<sup>®</sup>-based 32-bit MCUs (RM0364) - STM32F37xx advanced ARM-based 32-bit MCUs (RM0313) March 2015 DocID027426 Rev 1 1/34 Contents AN4651 # **Contents** | 1 | Perip | oheral availability in STM32F3 series devices 6 | ; | |---|-------|-------------------------------------------------|---| | 2 | Perip | pheral interconnect matrix9 | ) | | 3 | Inter | connection descriptions | 3 | | | 3.1 | DMA interconnections | 3 | | | 3.2 | From ADC to ADC | 3 | | | 3.3 | From ADC to TIM | 7 | | | 3.4 | From TIM and EXTI to ADC | ) | | | 3.5 | From OPAMP to ADC | ) | | | 3.6 | From TS to ADC | l | | | 3.7 | From VBAT to ADC | | | | 3.8 | From VREFINT to ADC | 2 | | | 3.9 | From COMP to TIM | 3 | | | 3.10 | From TIM to COMP | 5 | | | 3.11 | From DAC to COMP | 5 | | | 3.12 | From VREFINT to COMP | 3 | | | 3.13 | From DAC to OPAMP | 3 | | | 3.14 | From TIM to OPAMP | 3 | | | 3.15 | From TIM to TIM | ; | | | 3.16 | From system errors to TIM | 7 | | | 3.17 | From HSE, HSI, LSE, LSI, MCO, RTC to TIM | 3 | | | 3.18 | From TIM and EXTI to DAC | 3 | | | 3.19 | From TIM to IRTIM | ) | | | 3.20 | From TIM and EXTI to SDADC | ) | | | 3.21 | From ADC to HRTIM1 | ) | | | 3.22 | From system faults to HRTIM1 | ) | | | 3.23 | From COMP to HRTIM1 | ) | | | 3.24 | From OPAMP to HRTIM1 | 1 | | | 3.25 | From TIM to HRTIM1 | | | | 3.26 | From HRTIM1 to ADC | | | AN4651 | | | Contents | |--------|------|--------------------|----------| | | 3.27 | From HRTIM1 to DAC | 32 | | 4 | Revi | sion history | 33 | List of tables AN4651 # List of tables | Table 1. | Peripheral availability in STM32F3 series devices | 6 | |-----------|----------------------------------------------------|------| | Table 2. | STM32F3 series peripherals interconnect matrix | . 9 | | Table 3. | DMA interconnections in STM32F3 series devices | . 13 | | Table 4. | TIM1/8/20_ETR connection to ADCx analog watchdogs | . 17 | | Table 5. | Internal signals from timers to ADCs | 19 | | Table 6. | STM32F37x: Internal signals from timers to ADC1 | 20 | | Table 7. | VREFOPAMPx to ADC channel | 20 | | Table 8. | OPAMP output to ADC input | 20 | | Table 9. | Comparator outputs to TIM inputs | 23 | | Table 10. | Timer outputs used as comparators blanking sources | 25 | | Table 11. | DAC output selection as comparator inverting input | 25 | | Table 12. | DAC output selection as OPAMP non inverting input | 26 | | Table 13. | Timers synchronization | 27 | | Table 14. | Timer and EXTI signals triggering DAC conversions | 28 | | Table 15. | Internal signals from timers to SDADCs | 29 | | Table 16. | HRTIM1_EEx connection to ADC analog watchdogs | 30 | | Table 17. | Comparator outputs to HRTIM1 inputs | 30 | | Table 18. | Internal signals from timers to HRTIM1 | 31 | | Table 19. | Internal signals from HRTIM1 to ADCs | 31 | | Table 20. | HRTIM1 signals triggering DAC conversions | 32 | | Table 21. | Document revision history | 33 | | | | | AN4651 List of figures # List of figures | Figure 1. | Dual ADC bock diagram | 16 | |-----------|-------------------------------------------------------|----| | Figure 2. | TIMx connections to ADCx analog watchdogs | 18 | | Figure 3. | Temperature sensor channel block diagram | 21 | | | VBAT channel block diagram | | | Figure 5. | V <sub>REFINT</sub> channel block diagram | 22 | | Figure 6. | IR internal hardware connections with TIM16 and TIM17 | | # 1 Peripheral availability in STM32F3 series devices The interconnection feature is available for many peripherals in the STM32F3 series devices. *Table 1* presents the peripheral availability in the respective devices of STM32F3 series. Users should refer to this table in the coming sections in which the interconnections are mostly described without referring to any specific device of STM32F3 series. Table 1. Peripheral availability in STM32F3 series devices<sup>(1)</sup> (2) | Peripheral | STM32F303xD/E<br>STM32F398VE | STM32F303xB/C<br>STM32F358xC | STM32F303x6/8<br>STM32F328x8 | STM32F302xD/E | STM32F302xB/C | STM32F302x6/8<br>STM32F301x6/8<br>STM32F318x8 | STM32F334x4/6/8 | STM32F373x8/B/C<br>STM32F378xC | |------------|------------------------------|------------------------------|------------------------------|---------------|---------------|-----------------------------------------------|-----------------|--------------------------------| | DMA1 | х | х | х | х | х | х | х | х | | DMA2 | х | х | | х | х | | | х | | ADC1 | х | х | Х | х | х | х | х | х | | ADC2 | Х | Х | Х | Х | Х | | Х | | | ADC3 | Х | Х | | | | | | | | ADC4 | Х | Х | | | | | | | | SDADC1 | | | | | | | | х | | SDADC2 | | | | | | | | х | | SDADC3 | | | | | | | | х | | COMP1 | Х | Х | | Х | Х | | | х | | COMP2 | Х | Х | Х | Х | Х | Х | Х | х | | СОМР3 | Х | х | | | | | | | | COMP4 | Х | х | Х | Х | Х | Х | Х | | | COMP5 | Х | Х | | | | | | | | COMP6 | Х | Х | Х | Х | Х | Х | Х | | | COMP7 | Х | Х | | | | | | | | OPAMP1 | Х | Х | | Х | Х | | | | | OPAMP2 | х | х | х | х | х | х | х | | | ОРАМР3 | х | х | | | | | | | | OPAMP4 | х | х | | | | | | | Table 1. Peripheral availability in STM32F3 series devices<sup>(1) (2)</sup> (continued) | Peripheral | STM32F303xD/E<br>STM32F398VE | STM32F303xB/C<br>STM32F358xC | STM32F303x6/8<br>STM32F328x8 | STM32F302xD/E | STM32F302xB/C | STM32F302x6/8<br>STM32F301x6/8<br>STM32F318x8 | STM32F334x4/6/8 | STM32F373x8/B/C<br>STM32F378xC | |------------|------------------------------|------------------------------|------------------------------|---------------|---------------|-----------------------------------------------|-----------------|--------------------------------| | TIM1 | х | х | х | х | х | х | х | | | HRTIM1 | | | | | | | х | | | SPI1 | х | х | х | х | х | | х | х | | TIM8 | х | х | | | | | | | | USART1 | х | х | х | х | х | х | х | х | | SPI4 | х | | | х | | | | | | TIM12 | | | | | | | | х | | TIM13 | | | | | | | | х | | TIM14 | | | | | | | | х | | TIM15 | Х | х | Х | х | х | Х | Х | х | | TIM16 | Х | Х | Х | х | х | Х | Х | х | | TIM17 | Х | Х | Х | Х | Х | Х | Х | Х | | TIM18 | | | | | | | | х | | TIM19 | | | | | | | | х | | TIM20 | Х | | | | | | | | | TIM2 | х | х | Х | Х | Х | х | Х | х | | TIM3 | х | х | Х | Х | Х | | Х | х | | TIM4 | х | х | | Х | Х | | | х | | TIM5 | | | | | | | | х | | TIM6 | х | х | х | х | х | х | х | х | | TIM7 | х | х | х | | | | х | х | | SPI2/I2S | х | х | | х | х | х | | х | | SPI3/I2S | х | х | | х | х | х | | х | | USART2 | х | х | х | х | х | х | х | х | | USART3 | х | х | х | х | х | х | х | х | Table 1. Peripheral availability in STM32F3 series devices<sup>(1)</sup> (continued) | Peripheral | STM32F303xD/E<br>STM32F398VE | STM32F303xB/C<br>STM32F358xC | STM32F303x6/8<br>STM32F328x8 | STM32F302xD/E | STM32F302xB/C | STM32F302x6/8<br>STM32F301x6/8<br>STM32F318x8 | STM32F334x4/6/8 | STM32F373x8/B/C<br>STM32F378xC | |------------|------------------------------|------------------------------|------------------------------|---------------|---------------|-----------------------------------------------|-----------------|--------------------------------| | UART4 | х | х | | х | х | | | | | UART5 | х | х | | х | х | | | | | I2C1 | х | х | х | х | х | х | х | х | | I2C2 | х | х | | х | х | х | | Х | | DAC1 | х | х | х | х | х | х | х | х | | DAC2 | | | х | | | | х | х | | 12C3 | х | | | х | | х | | | | IRTIM | х | х | х | х | х | х | х | х | <sup>1.</sup> Only peripherals concerned by the interconnect matrix are listed in the table. 577 <sup>2.</sup> Table cells with gray shading indicate that the peripheral is not available. # **115** # 2 Peripheral interconnect matrix STM32F3 series peripherals are interconnected through the peripheral interconnect matrix that allows to directly connect one peripheral to another. *Table 2* summarizes the peripheral interconnections in STM32F3 series devices. *Section 3: Interconnection descriptions* provides the details on the interconnections. Table 2. STM32F3 series peripherals interconnect matrix<sup>(1)</sup> | Source/<br>Destination | DMA1 | DMA2 | ADC1 | ADC2 | ADC3 | ADC4 | COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | COMP6 | COMP7 | OPAMP | OPAMP | OPAMP | OPAMP | TIM1 | TIM8 | TIM14 | TIM15 | TIM16 | TIM17 | TIM19 | TIM20 | TIM2 | TIM3 | TIM4 | TIM5 | TIM12 | DAC1 | DAC2 | IRTIM | SDADC | SDADC | SDADC | HRTIM1 | |------------------------|------------------|------|------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|-------|------------------|------------------|-------|-------|-------|------|------|------------------|------------------|-------|------|------|-------|-------|-------|-------|--------| | ADC1 | х | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | х | | ADC2 | x <sup>(2)</sup> | х | | | | | | | | | | | | | | | | | х | | | | | | | | | | | | | | | | | | х | | ADC3 | | х | | | | х | | | | | | | | | | | | | х | | | | | | х | | | | | | | | | | | | | | ADC4 | | х | | | | | | | | | | | | | | | | | | | | | | | х | | | | | | | | | | | | | | COMP1 | | | | | | | | | | | | | | | | | | х | х | | x <sup>(3)</sup> | | | | х | х | х | | x <sup>(3)</sup> | | | | | | | | | | COMP2 | | | | | | | | | | | | | | | | | | х | х | | | x <sup>(3)</sup> | | | х | х | х | x <sup>(3)</sup> | | | | | | | | | х | | СОМР3 | | | | | | | | | | | | | | | | | | х | х | | х | | | | х | х | х | | | | | | | | | | | | COMP4 | | | | | | | | | | | | | | | | | | | х | | х | | | | х | | х | х | | | | | | | | | х | | COMP5 | | | | | | | | | | | | | | | | | | | х | | | х | х | | х | х | х | х | | | | | | | | | | | СОМР6 | | | | | | | | | | | | | | | | | | | х | | | х | | | х | х | | х | | | | | | | | | х | | СОМР7 | | | | | | | | | | | | | | | | | | | х | | | | х | | х | х | | | | | | | | | | | | | OPAMP1 | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | T | | | OPAMP2 | | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | х | | ОРАМР3 | | | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OPAMP4 | | | | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIM1 | х | | х | х | х | х | х | х | х | | | | х | х | х | х | х | | х | | | | | | х | х | х | х | | | | | | | | | х | DocID027426 Rev 1 | | | | | | T | abl | e 2. | ST | М3 | 2F | 3 s | eri | es | per | iph | era | als | int | erc | on | nec | t m | atri | x <sup>(1)</sup> | (c | onti | inue | ed) | | | | | | | | | | |------------------------|------|------|------------------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|-------|-------|-------|-------|------------------|-------|------------------|------------------|------------------|------|-------|------|------|-------|-------|-------|-------|--------| | Source/<br>Destination | DMA1 | DMA2 | ADC1 | ADC2 | ADC3 | ADC4 | COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | COMP6 | COMP7 | OPAMP | OPAMP | OPAMP | OPAMP | TIM1 | TIM8 | TIM14 | TIM15 | TIM16 | TIM17 | TIM19 | TIM20 | TIM2 | TIM3 | TIM4 | TIM5 | TIM12 | DAC1 | DAC2 | IRTIM | SDADC | SDADC | SDADC | HRTIM1 | | SPI1 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIM8 | | х | х | х | х | х | | | | х | х | х | х | | | | | | | | | | | | х | х | | х | | | х | | | | | | | | USART1 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPI4 | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIM12 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | х | х | | | TIM13 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | х | | | | х | | | | | TIM14 | | | | | | | | | | | | | | | | | | | | | | | | | | х | х | | | х | | | | х | | | | | TIM15 | х | | x <sup>(4)</sup> | х | х | х | | | | х | х | х | х | | | | | х | | | | | | х | х | x <sup>(3)</sup> | x <sup>(4)</sup> | x <sup>(3)</sup> | х | | х | х | | х | | | х | | TIM16 | х | | | | | | | | | | | | | | | | | | | | х | | | х | | | | | | | | | х | | | х | х | | TIM17 | х | | | | | | | | | | | | | | | | | х | | | х | | | | | | | | | | | | х | | х | | х | | TIM18 | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIM19 | х | | х | | | | | | | | | | | | | | | | | | | | | | | х | х | х | | | | | | х | х | х | | | TIM20 | | х | х | х | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIM2 | х | | х | х | х | х | х | х | х | | х | х | | | | | | х | х | | х | | | х | | | х | х | х | | х | х | | | х | х | х | | TIM3 | х | | х | х | х | х | х | х | | х | | | | | | | | х | х | | х | | | х | | х | | х | х | | х | х | | х | х | х | х | | TIM4 | х | | х | х | х | х | | | | | | | | | | | | х | х | | | | | | х | x <sup>(4)</sup> | x <sup>(4)</sup> | | | х | х | | | х | х | х | | | TIM5 | х | | | | | | | | | | | | | | | | | | | | | | | | | | х | | | х | | | | | | | | | TIM6 | х | х | x <sup>(4)</sup> | х | | | | | | | | | | | | | | | | | | | | | | | | | | | х | х | | | | | х | | TIM7 | х | х | | | х | х | | | | | | | | | | | | | | | | | | | | | | | | | х | х | | | | | х | | SPI2/I2S | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPI3/I2S | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## Table 2. STM32F3 series peripherals interconnect matrix<sup>(1)</sup> (continued) | | | 1 | 1 | | | | C Z. | | IVI | | _ | _ | | _ | | | | | | | | | | | | | | | | | | | | | | | $\neg$ | |------------------------|------|------------------|------|------|------|------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|-------|-------|------------------|-------|-------|-------|------|------|------|------|-------|------|------|-------|-------|-------|-------|--------| | Source/<br>Destination | DMA1 | DMA2 | ADC1 | ADC2 | ADC3 | ADC4 | COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | 9dWO0 | COMP7 | OPAMP | OPAMP | OPAMP | OPAMP | TIM1 | 8MIT | TIM14 | TIM15 | TIM16 | TIM17 | TIM19 | TIM20 | TIM2 | ЕШІТ | TIM4 | TIM5 | TIM12 | DAC1 | DAC2 | IRTIM | SDADC | SDADC | SDADC | HRTIM1 | | USART2 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | USART3 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | UART4 | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | UART5 | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I2C1 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I2C2 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DAC1 | х | х | | | | | х | х | х | х | х | х | х | х | | х | х | | | | | | | | | | | | | | | | | | | | | | DAC2 | х | x <sup>(3)</sup> | | | | | x <sup>(3)</sup> | х | | х | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | I2C3 | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TS | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | VBAT | | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | V <sub>REFINT</sub> | | | х | х | х | х | х | х | х | х | х | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | CSS | | | | | | | | | | | | | | | | | | х | х | | х | | | | х | | | | | | | | | | | | х | | PVD | | | | | | | | | | | | | | | | | | х | х | | х | | | | х | | | | | | | | | | | | х | | SRAM<br>Parity error | | | | | | | | | | | | | | | | | | х | х | | х | | | | х | | | | | | | | | | | | х | | CPU<br>Hard-fault | | | | | | | | | | | | | | | | | | х | х | | х | | | | х | | | | | | | | | | | | х | | HSE | | | | | | | | | | | | | | | | | | | | х | | x <sup>(4)</sup> | | | | | | | | | | | | | | | | | HSI | | | | | | | | | | | | | | | | | | | | х | | x <sup>(4)</sup> | | | | | | | | | | | | | | | | | LSE | | | | | | | | | | | | | | | | | | | | х | | x <sup>(4)</sup> | | | | | | | | | | | | | | | | Peripheral interconnect matrix Table 2. STM32F3 series peripherals interconnect matrix<sup>(1)</sup> (continued) | Source/<br>Destination | DMA1 | DMA2 | ADC1 | ADC2 | ADC3 | ADC4 | COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | COMP6 | COMP7 | OPAMP | OPAMP | OPAMP | OPAMP | TIM1 | TIM8 | TIM14 | TIM15 | TIM16 | TIM17 | TIM19 | TIM20 | TIM2 | TIM3 | TIM4 | TIM5 | TIM12 | DAC1 | DAC2 | IRTIM | SDADC | SDADC | SDADC | HRTIM1 | |------------------------|------|------|------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|-------|-------|------------------|-------|-------|-------|------|------|------|------|-------|------|------|-------|-------|-------|-------|--------| | LSI | | | | | | | | | | | | | | | | | | | | х | | x <sup>(4)</sup> | | | | | | | | | | | | | | | | | МСО | | | | | | | | | | | | | | | | | | | | х | | x <sup>(4)</sup> | | | | | | | | | | | | | | | | | RTC | | | | | | | | | | | | | | | | | | | | х | | x <sup>(4)</sup> | | | | | | | | | | | | | | | | | SDADC1 | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SDADC2 | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SDADC3 | | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | HRTIM1 | х | | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | х | х | | | | | | - 1. The cells with gray shading indicate that there is no interconnection. - 2. Only in STM32F303x6/8 and STM32F328x8. - 3. Only in STM32F37x. - 4. Not applicable for STM32F37x. # 3 Interconnection descriptions #### 3.1 DMA interconnections Peripherals manage the hardware DMA requests. *Table 3* lists the DMA channels dedicated to each peripheral. Table 3. DMA interconnections in STM32F3 series devices<sup>(1)</sup> | Peripheral | STM32F303xB/CD/E<br>STM32F302xB/C/D/E<br>STM32F398xE<br>STM32F358xC | STM32F303x6/8<br>STM32F328x8<br>STM32F334x4/6/8 | STM32302x6/8 | STM32F373x8/B/C<br>STM32F378xC | |------------|---------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|---------------------------------------| | ADC1 | | DMA1 | I_Ch1 | | | ADC2 | DMA2_Ch1<br>DMA2_Ch3 | DMA1_Ch2<br>DMA1_Ch4 | | | | ADC3 | DMA2_Ch5 | | | | | ADC4 | DMA2_Ch2<br>DMA2_Ch4 | | | | | SPI1 | DMA1_Ch2 (SPI1_RX) DMA1_Ch3 (SPI1_TX) | DMA1_Ch2/Ch4/Ch6<br>(SPI1_RX)<br>DMA1_Ch3/Ch5/CH7<br>(SPI1_TX) | | DMA1_Ch2 (SPI1_RX) DMA1_Ch3 (SPI1_TX) | | SPI2 | DMA1_Ch4 (SPI2_RX) DMA1_Ch5 (SPI2_TX) | | | 14 (SPI2_RX)<br>15 (SPI2_TX) | | SPI3 | DMA2_Ch1 (SPI3_RX) DMA2_Ch2 (SPI3_TX) | | DMA1_Ch2 (SPI3_RX) DMA1_Ch3 (SPI3_TX) | DMA2_Ch1 (SPI3_RX) DMA2_Ch2 (SPI3_TX) | | SPI4 | DMA2_Ch4 (SPI4_RX) DMA2_Ch5 (SPI4_TX) | | | | | USART1 | | DMA1_Ch4<br>DMA1_Ch5 | (USART1_TX)<br>(USART1_RX) | | | USART2 | | DMA1_Ch6<br>DMA1_Ch7 | | | | USART3 | | DMA1_Ch2<br>DMA1_Ch3 | (USART3_TX)<br>(USART3_RX) | | | UART4 | DMA2_Ch3 (UART4_RX) DMA2_Ch5 (UART4_TX) | | | | | 12C1 | DMA1_Ch6 (I2C1_TX) DMA1_Ch7 (I2C1_RX) | DMA1_Ch2/Ch4/Ch6<br>(I2C1_TX)<br>DMA1_Ch3/Ch5/Ch7<br>(I2C1_RX) | | n6 (I2C1_TX)<br>17 (I2C1_RX) | | I2C2 | DMA1_Ch4 (I2C2_TX) DMA1_Ch5 (I2C2_RX) | | | n4 (I2C2_TX)<br>n5 (I2C2_RX) | Table 3. DMA interconnections in STM32F3 series devices<sup>(1)</sup> (continued) | Peripheral | STM32F303xB/CD/E<br>STM32F302xB/C/D/E<br>STM32F398xE<br>STM32F358xC | STM32F303x6/8<br>STM32F328x8<br>STM32F334x4/6/8 | STM32302x6/8 | STM32F373x8/B/C<br>STM32F378xC | |------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------| | I2C3 | DMA1_Ch1 (I2C3_TX) DMA1_Ch2 (I2C3_RX) | | DMA1_Ch1 (I2C3_TX) DMA1_Ch2 (I2C3_RX) | | | TIM1 | DN | | | | | ТІМ8 | DMA2_Ch1 (TIM8_CH3/UP) DMA2_Ch2 (TIM8_CH4/TRIG/COM) DMA2_Ch3 (TIM8_CH1) DMA2_Ch5 (TIM8_CH2) | | | | | TIM20 | DMA2_Ch1 (TIM20_CH1) DMA2_Ch2 (TIM20_CH2) DMA2_Ch3 (TIM20_CH3/UP) DMA2_Ch4 (TIM20_CH4/TRIG/COM) | | | | | TIM2 | | DMA1_Ch<br>DMA1_Cht | 1 (TIM2_CH3)<br>2 (TIM2_UP)<br>5 (TIM2_CH1)<br>TIM2_CH2/CH4) | | | ТІМЗ | DMA1_Ch2<br>DMA1_Ch3<br>DMA1_Ch6 (* | DMA1_Ch2 (TIM3_CH3) DMA1_Ch3 (TIM3_CH4/UP) DMA1_Ch6 (TIM3_CH1/TRIG) | | | | TIM4 | DMA1_Ch1 (TIM4_CH1) DMA1_Ch4 (TIM4_CH2) DMA1_Ch5 (TIM4_CH3) DMA1_Ch7 (TIM4_UP) | | | DMA1_Ch1 (TIM4_CH1) DMA1_Ch4 (TIM4_CH2) DMA1_Ch5 (TIM4_CH3) DMA1_Ch7 (TIM4_UP) | | TIM5 | | | | DMA2_Ch1 (TIM5_CH4/TRIG) DMA2_Ch2 (TIM5_CH3/UP) DMA2_Ch4 (TIM5_CH2) DMA2_Ch5 (TIM5_CH1) | | TIM6 | DMA1/2_Ch3 (TIM6_UP) | DMA1_Ch | 3 (TIM6_UP) | DMA1/2_Ch3 (TIM6_UP) | | TIM7 | DMA1/2_Ch4 (TIM7_UP) | DMA1_Ch4 (TIM7_UP) | | DMA1/2_Ch4 (TIM7_UP) | Table 3. DMA interconnections in STM32F3 series devices<sup>(1)</sup> (continued) | Peripheral | STM32F303xB/CD/E<br>STM32F302xB/C/D/E<br>STM32F398xE<br>STM32F358xC | STM32F302xB/C/D/E<br>STM32F398xE<br>STM32F334x4/6/8 | | STM32F373x8/B/C<br>STM32F378xC | |------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------| | TIM15 | | DMA1_Ch5 (TIM15 | 5_CH1/UP/TRIG/COM) | | | TIM16 | | | (TIM16_CH1/UP)<br>(TIM16_CH1/UP) | | | TIM17 | | | (TIM17_CH1/UP)<br>TIM17_CH1/UP) | | | TIM18 | | | | DMA1/2_Ch5 (TIM18_UP) | | TIM19 | | | | DMA1_Ch1<br>(TIM19_CH3/CH4)<br>DMA1_Ch2 (TIM19_CH1)<br>DMA1_Ch3 (TIM19_CH2)<br>DMA1_Ch4 (TIM19_UP) | | DAC1 | DMA1/2_Ch3<br>(DAC1_CH1)<br>DMA1/2_Ch4<br>(DAC1_CH2) | DMA1_Ch3 (DAC1_CH1)<br>DMA1_Ch4 (DAC1_CH2) | DMA1_Ch3 (DAC1_CH1) | DMA1/2_Ch3<br>(DAC1_CH1)<br>DMA1/2_Ch4<br>(DAC1_CH2) | | DAC2 | | DMA1_Ch5 (DAC2_CH1) | | DMA1/2_Ch5<br>(DAC2_CH1) | | SDADC1 | | | | DMA2_CH3 | | SDADC2 | | | | DMA2_CH4 | | SDADC3 | | | | DMA2_CH5 | | HRTIM1 | | DMA1_Ch2 (HRTIM1_M) DMA1_Ch3 (HRTIM1_A) DMA1_Ch4 (HRTIM1_B) DMA1_Ch5 (HRTIM1_C) DMA1_Ch6 (HRTIM1_D) DMA1_Ch7 (HRTIM1_E) | | | <sup>1.</sup> The cells with gray shading indicate that there is no interconnection. #### 3.2 From ADC to ADC In the devices of STM32F3 series that feature two ADCs or more, the dual ADC modes can be used: - ADC1 can be used as a "master" to trigger ADC2 "slave" start of conversion. - ADC3 can be used as "master" to trigger ADC4 "slave" start of conversion. In dual ADC mode, the converted data of the master and slave ADCs can be read in parallel. Figure 1 depicts the internal connection of the master ADC and the slave ADC. 16/34 #### 3.3 From ADC to TIM ADCx (x=1 to 4) provides the trigger event through watchdog signals to advanced-control timers (TIM1/TIM8/TIM20). The output (from ADC) is on signals ADCx\_AWDy\_OUT (x = 1 to 4, y = 1 to 3 as there are three analog watchdogs per ADC) and the input (to timer) on signal TIMx\_ETR (external trigger). ADCx\_AWDy\_OUT is activated when the associated analog watchdog is enabled. This internal hardware signal is set when a guarded conversion is outside the programmed thresholds. ADCx\_AWDy\_OUT signal is reset after the end of the next guarded conversion which is inside the programmed thresholds or when disabling the ADC (when setting ADDIS=1). Table 4. TIM1/8/20 ETR connection to ADCx analog watchdogs<sup>(1)</sup> | | TIM1 | TIM8 | TIM20 | |------|------|------|-------| | ADC1 | × | | | | ADC2 | | х | | | ADC3 | | х | х | | ADC4 | x | | х | <sup>1.</sup> x means that there is a connection. Table cells with gray shading indicate that there is no connection. TIMx\_ETR is connected to ADCx\_AWDy\_OUT through bits in TIMx\_OR registers. *Figure 2* details the connections between TIMx and ADCx analog watchdogs. Figure 2. TIMx connections to ADCx analog watchdogs 577 #### 3.4 From TIM and EXTI to ADC General-purpose timers (TIM2/TIM3/TIM4/TIM19), basic timers (TIM6/TIM7), advanced-control timers (TIM1/TIM8/TIM20), general-purpose timer (TIM15/TIM16/TIM17) and EXTI can be used to generate an ADC triggering event. The output (from timer) is on signal TIMx\_TRGO, TIMx\_TRGO2 or TIMx\_CCx event. The input (to ADC) is on signal EXT[15:0] for regular channels and JEXT[15:0] for injected ones. *Table 5* details the connection between timers and ADCs for all STM32F3 series devices except STM32F37x. Table 5. Internal signals from timers to ADCs<sup>(1)</sup> | | ADC1/ADC2 | ADC3/ADC4 | |-------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | TIM1 | TIM1_CC1 (Regular) TIM1_CC2 (Regular) TIM1_CC3 (Regular) TIM1_TRGO (Regular/Injected) TIM1_TRGO2 (Regular/Injected) TIM1_CC4 (Injected) | TIM1_CC3 (Regular/Injected) TIM1_TRGO (Regular/Injected) TIM1_TRGO2 (Regular/Injected) TIM1_CC4 (Injected) | | TIM2 | TIM2_CC2 (Regular) TIM2_TRGO (Regular/Injected) TIM2_CC1 (Injected) | TIM2_CC3 (Regular) TIM2_TRGO (Regular/Injected) TIM2_CC1 (Regular) | | ТІМЗ | TIM3_TRGO (Regular/Injected) TIM3_CC4 (Regular/Injected) TIM3_CC3 (Injected) TIM3_CC1 (Injected) | TIM3_TRGO (Regular/Injected) TIM3_CC1 (Regular) | | TIM4 | TIM4_CC4 (Regular) TIM4_TRGO (Regular/Injected) | TIM4_CC1 (Regular) TIM4_TRGO (Regular/Injected) TIM4_CC3 (Injected) TIM4_CC4 (Injected) | | TIM6 | TIM6_TRGO (Regular/Injected) | | | TIM8 | TIM8_TRGO (Regular/Injected) TIM8_TRGO2 (Regular/Injected) TIM8_CC4 (Regular/Injected) | TIM8_CC1 (Regular) TIM8_TRGO (Regular/Injected) TIM8_TRGO2 (Regular/Injected) TIM8_CC2 (Injected) TIM8_CC4 (Injected) | | TIM15 | TIM15_TRGO (Regular/Injected) | TIM15_TRGO (Regular/Injected) | | TIM20 | TIM20_TRGO (Regular/Injected) TIM20_TRGO2 (Regular/Injected) TIM20_CC1 (Regular) TIM20_CC2 (Regular) TIM20_CC3 (Regular) | TIM20_TRGO (Regular/Injected) TIM20_TRGO2 (Regular/Injected) TIM20_CC1 (Regular) TIM20_CC2 (Injected) | | TIM7 | | TIM7_TRGO (Regular/Injected) | 1. The gray shading in table cells means Not Applicable. Table 6 shows the timers to ADC1 connections for STM32F37x devices. Table 6. STM32F37x: Internal signals from timers to ADC1 | | Regular channels | Injected channels | | | |-------|--------------------------------------|------------------------|--|--| | TIM2 | TIM2_CC2 | TIM2_TRGO<br>TIM2_CC1 | | | | TIM3 | TIM3_TRGO | TIM3_CC4 | | | | TIM4 | TIM4_CC4 | TIM4_TRGO | | | | TIM19 | TIM19_TRGO<br>TIM19_CC3<br>TIM19_CC4 | TIM19_CC1<br>TIM19_CC2 | | | #### 3.5 From OPAMP to ADC There are two interconnection types: - Connection of OPAMP output reference voltage to an internal ADC channel, - Connection of OPAMPx (x = 1 to 4) output to ADCy (y = 1 to 4) channels. - Connection of OPAMP output reference voltage to an internal ADC channel. This connection can be used for OPAMP calibration. Table 7 provides information on the channels to use for the connections. Table 7. VREFOPAMPx to ADC channel | VREFOPAMPx | ADC channel | Description | |------------|-------------|---------------------------------------------------| | VREFOPAMP1 | ADC1_IN15 | Reference Voltage for the Operational Amplifier 1 | | VREFOPAMP2 | ADC2_IN17 | Reference Voltage for the Operational Amplifier 2 | | VREFOPAMP3 | ADC3_IN17 | Reference Voltage for the Operational Amplifier 3 | | VREFOPAMP4 | ADC4_IN17 | Reference Voltage for the Operational Amplifier 4 | Connection of OPAMPx (x = 1 to 4) output to ADCy (y = 1 to 4) channels. Table 8 details the connection settings. Table 8. OPAMP output to ADC input | OPAMPx output | ADC channel | Used pins | |---------------|-------------|-----------| | OPAMP1_VOUT | ADC1_IN3 | PA2 | | OPAMP2_VOUT | ADC2_IN3 | PA6 | | OPAMP3_VOUT | ADC3_IN1 | PB1 | | OPAMP4_VOUT | ADC4_IN3 | PB12 | #### 3.6 From TS to ADC The internal temperature sensor (VTS) is connected internally to ADC1\_IN16. *Figure 3* illustrates the connection between VTS and ADC1\_IN16. Temperature sensor Temperature sensor Temperature sensor ADC1\_IN16 Converted data sensor Figure 3. Temperature sensor channel block diagram #### 3.7 From VBAT to ADC VBAT/2 output voltage can be converted using ADC1\_IN17 as illustrated in Figure 4. Figure 4. VBAT channel block diagram ## 3.8 From V<sub>REFINT</sub> to ADC $V_{REFINT}$ is internally connected to channel 18 of the four ADCs. This allows the monitoring of its value. *Figure 5* shows the block diagram of the $V_{REFINT}$ sensing feature. Figure 5. V<sub>REFINT</sub> channel block diagram 47/ #### 3.9 From COMP to TIM The comparators outputs can be redirected internally to different timer inputs: - break input 1/2 for fast PWM shutdowns, - OCREF\_CLR input, - input capture . The bit field COMPxOUTSEL in the COMPx\_CSR register (COMP\_CSR register for STM32F37x products) is used to select which timer input must be connected to the comparator output. *Table 9* lists the possible comparator output redirections to the timer inputs. Table 9. Comparator outputs to TIM inputs<sup>(1)</sup> | | COMP output selection | | | | | | | | | | |-------|--------------------------------------------------|------------------------------------|-----------------------------|-----------------------------|-----------------------------------------------------------|-----------------------------|-------------------------------|-------------------------------|-------|--------------------------------------------------| | | TIM1 | TIM8 | TIM2 | TIM3 | TIM4 | TIM5 | TIM15 | TIM16 | TIM17 | TIM20 | | COMP1 | TIM1_BRK_ACTH TIM1_BRK2 TIM1_OCrefClear TIM1_IC1 | TIM8_BRK_ACTH<br>TIM8_BRK2 | TIM2_IC4<br>TIM2_OCrefClear | TIM3_IC1<br>TIM3_OCrefClear | | TIM5_IC4<br>TIM5_OCrefClear | TIM15_BRK_ACTH (2) | | | TIM20_BRK_ACTH<br>TIM20_BRK2 | | COMP2 | TIM1_BRK_ACTH TIM1_BRK2 TIM1_OCrefClear TIM1_IC1 | TIM8_BRK_ACTH<br>TIM8_BRK2 | TIM2_IC4<br>TIM2_OCrefClear | TIM3_IC1<br>TIM3_OCrefClear | TIM4_IC1 <sup>(2)</sup><br>TIM4_OCrefClear <sup>(2)</sup> | | | TIM16_BRK_ACTH <sup>(2)</sup> | | TIM20_BRK_ACTH<br>TIM20_BRK2<br>TIM20_OCrefClear | | COMP3 | TIM1_BRK_ACTH<br>TIM1_BRK2<br>TIM1_OCrefClear | TIM8_BRK_ACTH<br>TIM8_BRK2 | TIM2_OCrefClear | TIM3_IC2 | TIM4_IC1 | | TIM15_IC1<br>TIM15_BRK_ACTH | | | TIM20_BRK_ACTH<br>TIM20_BRK2 | | COMP4 | TIM1_BRK<br>TIM1_BRK2 | TIM8_BRK TIM8_BRK2 TIM8_OCrefClear | | TIM3_IC3<br>TIM3_OCrefClear | TIM4_IC2 | | TIM15_OCrefClear<br>TIM15_IC2 | | | TIM20_BRK<br>TIM20_BRK2 | Table 9. Comparator outputs to TIM inputs<sup>(1)</sup> | | COMP output selection | | | | | | | | | | |-------|---------------------------------------------|-----------------------------------------------|-----------------------------|-----------------|----------|------|-------|-------------------------------|------------------------------------|------------------------------| | | TIM1 | TIM8 | TIM2 | TIM3 | TIM4 | TIM5 | TIM15 | TIM16 | TIM17 | TIM20 | | COMP5 | TIM1_BRK_ACTH<br>TIM1_BRK2 | TIM8_BRK_ACTH<br>TIM8_BRK2<br>TIM8_OCrefClear | TIM2_IC1 | TIM3_OCrefClear | TIM4_IC3 | | | TIM16_BRK_ACTH | TIM17_IC1 | TIM20_BRK_ACTH<br>TIM20_BRK2 | | СОМР6 | TIM1_BRK_ACTH<br>TIM1_BRK2 | TIM8_BRK_ACTH TIM8_BRK2 TIM8_OCrefClear | TIM2_IC2<br>TIM2_OCrefClear | | TIM4_IC4 | | | TIM16_OCrefClear<br>TIM16_IC1 | | TIM20_BRK_ACTH<br>TIM20_BRK2 | | COMP7 | TIM1_BRK TIM1_BRK2 TIM1_OCrefClear TIM1_IC2 | TIM8_BRK TIM8_BRK2 TIM8_OCrefClear | TIM2_IC3 | | | | | | TIM17_OCrefClear<br>TIM17_BRK_ACTH | TIM20_BRK TIM20_BRK2 | <sup>1.</sup> The gray shading in table cells means Not Applicable. Note: When the comparator output is configured to be connected internally to the timer break input, the following must be considered: 1/ COMP1/2/3/5/6 can be used to control TIM1/8/20\_BRK\_ACTH (this break is always active high with no digital filter) and also to control TIM1/8/20\_BRK2 input. 2/ COMP4/7 can be used to control TIM1/8/20\_BRK and the TIM1/8/20\_BRK2 input. 3/ COMP3/5/7 can be used to control TIMx\_BRK\_ACTH, x=15;16;17 respectively (this break is always active high with no digital filter). <sup>2.</sup> Only in STM32F37x devices. #### 3.10 From TIM to COMP For all STM32F3 series devices except STM32F37x devices, the timers output can be selected as comparators outputs blanking signals using the "COMPx\_BLANKING" bits in "COMPx\_CSR" register. Table 10. Timer outputs used as comparators blanking sources<sup>(1)</sup> | | COMP blanking source | | | | | | | | | | |---------------------------------------|----------------------|----------|----------|-----------|----------|-----------|-----------|--|--|--| | COMP1 COMP2 COMP3 COMP4 COMP5 COMP6 C | | | | | | | COMP7 | | | | | TIM1 | TIM1 OC5 | TIM1 OC5 | TIM1 OC5 | | | | TIM1 OC5 | | | | | TIM8 | | | | TIM8 OC5 | TIM8 OC5 | TIM8 OC5 | TIM8 OC5 | | | | | TIM15 | | | | TIM15 OC1 | | TIM15 OC2 | TIM15 OC2 | | | | | TIM2 | TIM2 OC3 | TIM2 OC3 | TIM2 OC4 | | | TIM2 OC4 | | | | | | TIM3 | TIM3 OC3 | TIM3 OC3 | | TIM3 OC4 | TIM3 OC3 | | | | | | <sup>1.</sup> The gray shading in table cells means Not Applicable. #### 3.11 From DAC to COMP For all STM32F3 series devices except STM32F37x devices, the comparators inverting input may be a DAC channel output (DAC1\_CH1 or DAC1\_CH2). DAC2\_CH1 may be selected for COMP2, COMP4 and COMP6 in case the device belongs to STM32F303x6/8 or STM32F328x8 families. "COMPxINMSEL" bits value in "COMPx\_CSR" register are used for the selection. Table 11 details the interconnections between DAC and COMP. Table 11. DAC output selection as comparator inverting input<sup>(1)</sup> | COMP inverting inputs | | | | | | | | | | |-------------------------------------------------------------------------|---|---|---|---|---|---|---|--|--| | COMP1 <sup>(2)</sup> COMP2 <sup>(2)</sup> COMP3 COMP4 COMP5 COMP6 COMP7 | | | | | | | | | | | DAC1_CH1 | X | Х | Χ | Х | Х | Χ | Х | | | | DAC1_CH2 | Х | Х | Х | Х | Х | Х | Х | | | | DAC2_CH1 | | Х | | Х | | Х | | | | <sup>1.</sup> The gray shading in table cells means Not Applicable. For STM32F37x products, COMP1 and COMP2 inverting input may be DAC1\_CH1, DAC1\_CH2 or DAC2\_CH1 output. The selection is made based on COMPxINSEL (x=1,2) bits value in COMP\_CSR register. #### 3.12 From VREFINT to COMP Besides to the DAC channel output, Vrefint (x1, x3/4, x1/2, x1/4) can be selected as comparator inverting input using: - COMPxINSEL bits in COMP\_CSR register for STM32F37x devices, - COMPxINMSEL bits in COMPx CSR register for other STM32F3 devices. #### 3.13 From DAC to OPAMP The DAC outputs are connected internally to OPAMP1, OPAMP3 and OPAMP4 non inverting inputs as shown in *Table 12*. Table 12. DAC output selection as OPAMP non inverting input | | Non inverting input | | | | | |-------------|---------------------|----------|----------|--|--| | | OPAMP1 | OPAMP3 | OPAMP4 | | | | DAC channel | DAC1_CH2 | DAC1_CH2 | DAC1_CH1 | | | #### 3.14 From TIM to OPAMP The selection of the OPAMP inverting and non-inverting inputs can be done automatically. In this case the switch from one input to another is done automatically. This automatic switch is triggered by the TIM1 CC6 output arriving on the OPAMP input multiplexers. #### 3.15 From TIM to TIM Some STM32F3 timers are linked together internally for timer synchronization or chaining. When one timer is configured in Master Mode, it can reset, start, stop or clock the counter of another timer configured in Slave Mode. Depending on the selected synchronization mode, a configuration sequence is applied. This is detailed in the *Timer synchronization* chapter in the reference manuals. The slave mode selection is made using "SMS" bits in the selected timer slave mode control register (TIMx\_SMCR). Table 13 presents the possible master/slave connections and indicates the internal trigger connection in each case. | Master/<br>Slave | | SLAVE | | | | | | | | | | |------------------|-------|---------------|---------------|----------------|------------------------------|------------------------------|------------------------------|----------------|---------------|----------------|----------------| | | | TIM1 | TIM8 | TIM20 | TIM2 | TIM3 | TIM4 | TIM15 | TIM5 | TIM19 | TIM12 | | | TIM1 | | TIM8_<br>ITR0 | TIM20_<br>ITR0 | TIM2_<br>ITR0 | TIM3_<br>ITR0 | TIM4_<br>ITR0 | | | | | | | TIM8 | | | TIM20_<br>ITR1 | TIM2_<br>ITR1 | | TIM4_<br>ITR3 | | | | | | | TIM2 | TIM1_<br>ITR1 | TIM8_<br>ITR1 | | | TIM3_<br>ITR1 | TIM4_<br>ITR1 | TIM15_<br>ITR0 | TIM5_<br>ITR0 | TIM19_<br>ITR0 | | | | TIM3 | TIM1_<br>ITR2 | TIM8_<br>ITR3 | | TIM2_<br>ITR2 | | TIM4_<br>ITR2 | TIM15_<br>ITR1 | TIM5_<br>ITR1 | TIM19_<br>ITR1 | | | | TIM4 | TIM1_<br>ITR3 | TIM8_<br>ITR2 | TIM20_<br>ITR2 | TIM2_<br>ITR3 <sup>(2)</sup> | TIM3_<br>ITR3 <sup>(2)</sup> | | | TIM5_<br>ITR2 | | TIM12_<br>ITR0 | | MASTER | TIM5 | | | | | TIM3_<br>ITR2 | | | | | TIM12_<br>ITR1 | | MAS | TIM13 | | | | | | | | | | TIM12_<br>ITR2 | | | TIM14 | | | | TIM2_<br>ITR3 | TIM3_<br>ITR3 | | | | | TIM12_<br>ITR3 | | | TIM15 | TIM1_<br>ITR0 | | TIM20_<br>ITR3 | TIM2_<br>ITR1 <sup>(3)</sup> | TIM3_<br>ITR2 <sup>(3)</sup> | TIM4_<br>ITR3 <sup>(3)</sup> | | TIM5_<br>ITR3 | TIM19_<br>ITR2 | | | | TIM16 | | | | | | | TIM15_<br>ITR2 | | TIM19_<br>ITR3 | | | | TIM17 | TIM1_<br>ITR3 | | | | | | TIM15_<br>ITR3 | | | | | | TIM19 | | | | TIM2_<br>ITR0 | TIM3_<br>ITR0 | TIM4_<br>ITR0 | | | | | Table 13. Timers synchronization<sup>(1)</sup> ### 3.16 From system errors to TIM Besides the comparators outputs, there are other sources that may be used as trigger for the internal break events of some timers (TIM1/TIM8/TIM20/TIM15/TIM16/TIM17). These sources are: - the clock failure event generated by the clock security system (CSS), - the PVD output (this feature is not available in STM32F3x8 devices), - the SRAM parity error signal, - the Cortex-M4 LOCKUP (Hardfault) output. The above-mentioned sources can be connected internally to TIMx\_BRK\_ACTH input, with x = 1,8,15,16,17,20. <sup>1.</sup> The gray shading in table cells means Not Applicable. <sup>2.</sup> Not applicable for STM32F37x. <sup>3.</sup> Only for STM32F37x. The purpose of the break function is to protect power switches driven by PWM signals generated by the timers. #### 3.17 From HSE, HSI, LSE, LSI, MCO, RTC to TIM For all STM32F3 series devices except STM32F37x devices, TIM16 can be used for the measurement of internal/external clock sources. TIM16 channel1 input capture is connected to HSE/32, GPIO, RTC clock and MCO to output clocks among (HSE, HSI, LSE, LSI, SYSCLK, PLLCLK, PLLCLK/2). The selection is performed through the TI1\_RMP [1:0] bits in the TIM16\_OR register. This allows calibrating the HSI/LSI clocks. TIM14 is used in STM32F37x devices for the same purpose. #### 3.18 From TIM and EXTI to DAC A timer counter can be used as a trigger for DAC conversions. The TRGO event is the internal signal that will trigger conversion. Table 14 provides a summary of DAC interconnections with timers. Table 14. Timer and EXTI signals triggering DAC conversions<sup>(1)</sup> | | DAC1 | DAC2 | |------------|------------------|------------------| | TIM8 | Х | | | TIM2 | х | Х | | TIM3 | х | Х | | TIM4 | х | x <sup>(2)</sup> | | TIM6 | Х | Х | | TIM7 | х | Х | | TIM15 | x <sup>(3)</sup> | x <sup>(3)</sup> | | TIM18 | | х | | EXTI line9 | Х | Х | - 1. The gray shading in table cells means Not Applicable. - 2. Only for STM32F37x devices. - 3. Not applicable for STM32F37x. #### 3.19 From TIM to IRTIM General-purpose timers (TIM16/TIM17) output channels TIMx\_OC1 are used to generate the waveform of infrared signal output. TIM17\_CH1 TIM16\_CH1 TIM16\_CH1 MS34517V1 Figure 6. IR internal hardware connections with TIM16 and TIM17 #### 3.20 From TIM and EXTI to SDADC General-purpose timers (TIM2, TIM3, TIM4, TIM12, TIM13, TIM14, TIM15, TIM16, TIM17, TIM19), EXTI11 and EXTI15 can be used to generate a SDADC triggering event for injected conversions selection. Table 15 details the connection between timers and SDADCs. | | SDADC1 | SDADC2 | SDADC3 | |-------|-----------|-----------|-----------| | TIM2 | | TIM2_CH3 | TIM2_CH4 | | TIM3 | TIM3_CH1 | TIM3_CH2 | TIM3_CH3 | | TIM4 | TIM4_CH1 | TIM4_CH2 | TIM4_CH3 | | TIM12 | | TIM12_CH1 | TIM12_CH2 | | TIM13 | TIM13_CH1 | | | | TIM14 | TIM14_CH1 | | | | TIM15 | TIM15_CH2 | | | | TIM16 | | | TIM16_CH1 | | TIM17 | | TIM17_CH1 | | | TIM19 | TIM19_CH2 | TIM19_CH3 | TIM19_CH4 | Table 15. Internal signals from timers to SDADCs<sup>(1)</sup> <sup>1.</sup> The gray shading in table cells means Not Applicable. #### 3.21 From ADC to HRTIM1 ADCx (x=1, 2) provides the trigger event through watchdog signals to the high resolution timer HRTIM1. Table 16. HRTIM1\_EEx connection to ADC analog watchdogs | | Feature | HRTIM1 event | |------|-----------|--------------| | | ADC1_AWD1 | HRTIM1_EEV1 | | ADC1 | ADC1_AWD2 | HRTIM1_EEV2 | | | ADC1_AWD3 | HRTIM1_EEV3 | | | ADC2_AWD1 | HRTIM1_EEV4 | | ADC2 | ADC2_AWD2 | HRTIM1_EEV5 | | | ADC2_AWD3 | HRTIM1_EEV6 | #### 3.22 From system faults to HRTIM1 The HRTIM1 system fault input (SYSFLT) gathers MCU internal fault events coming from: - the clock failure event generated by the clock security system (CSS), - the PVD output, - the SRAM parity error signal, - the Cortex-M4 LOCKUP (Hardfault) output. #### 3.23 From COMP to HRTIM1 The comparator output can be redirected internally to HRTIM1 inputs. The comparator outputs are connected directly to HRTIM1 in order to speed-up the propagation delay. Table 17. Comparator outputs to HRTIM1 inputs | COMP# | Internal events | |-------|-------------------------------------------| | COMP2 | HRTIM1_EEV1<br>HRTIM1_EEV6<br>HRTIM1_FLT1 | | COMP4 | HRTIM1_EEV2<br>HRTIM1_EEV7<br>HRTIM1_FLT2 | | COMP6 | HRTIM1_EEV3<br>HRTIM1_EEV8<br>HRTIM1_FLT3 | #### 3.24 From OPAMP to HRTIM1 The OPAMP2\_VOUT can be used as a HRTIM1 internal event source connected to HRTIM1\_EEV4 or HRTIM1\_EEV9. In this case, the software must set OPAMP2\_DIG as of PA6 alternate function (AF13) to redirect OPAMP2\_VOUT signal to the HRTIM1 external events through the Schmitt trigger. #### 3.25 From TIM to HRTIM1 The table below summarizes the list of possible connections between timers and HRTIM1. Table 18. Internal signals from timers to HRTIM1 | Timer signal | HRTIM1 signal | Description | | |--------------|---------------|--------------------------|--| | TIM1_TRGO | HRTIM1_EEV1 | Internal event | | | TIM2_TRGO | HRTIM1_EEV2 | Internal event | | | TIM3_TRGO | HRTIM1_EEV3 | Internal event | | | TIM6_TRGO | HRTIM1_EEV6 | Internal event | | | TIMO_TRGO | UPD_EN3 | Update enable 3 | | | | HRTIM1_EEV7 | Internal event | | | TIM7_TRGO | BMTRIG | Burst mode trigger event | | | | BMCLK3 | Burst mode clock | | | TIM15_TRGO | HRTIM1_EEV9 | Internal event | | | TIM16_OC | UPD_EN1 | Update enable 1 | | | THWITO_OC | BMCLK1 | Burst mode clock | | | TIM17_OC | UPD_EN2 | Update enable 2 | | | TIIWITI_OC | BMCLK2 | Burst mode clock | | #### 3.26 From HRTIM1 to ADC The high resolution timer can be used to generate an ADC trigger event. The output from HRTIM1 is on signal HRTIM1\_ADCTRG1/2/3/4. The input (to ADC) is on signal EXT[15:0] for regular channels and JEXT[15:0] for injected ones. Table 19 details the connection between HRTIM1 and ADCs. Table 19. Internal signals from HRTIM1 to ADCs | | ADC1/2 regular channels | ADC1/2 injected channels | | |--------|-------------------------------------------|----------------------------------------------|--| | HRTIM1 | HRTIM1_ADCTRG1 event HRTIM1_ADCTRG3 event | HRTIM1_ADCTRG2 event<br>HRTIM1_ADCTRG4 event | | #### 3.27 From HRTIM1 to DAC Besides the timers events and the external interrupt line, the HRTIM1 DACTRGx events can be selected as internal signals to trigger DAC conversion depending on the value of TSELx[2:0] control bits in DAC\_CR register. Table 20. HRTIM1 signals triggering DAC conversions | | DAC1 | DAC2 | |---------|----------------------------------------------|----------------------| | THRTIM1 | HRTIM1_DACTRG1 event<br>HRTIM1_DACTRG2 event | HRTIM1_DACTRG3 event | AN4651 Revision history # 4 Revision history Table 21. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 20-Mar-2015 | 1 | Initial release. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved